论文编号: | 172511O120120227 |
第一作者所在部门: | 四室一组 |
论文题目: | |
论文题目英文: | |
作者: | 刘新宇 |
论文出处: | |
刊物名称: | CHINESE SCI BULL |
年: | 2012 |
卷: | 57 |
期: | 19 |
页: | 2480 |
联系作者: | 刘新宇 |
收录类别: | |
影响因子: | 1.363 |
摘要: | A 32-bit pipeline accumulator with carry ripple topology is implemented for direct digital frequency synthesizer. To increase the throughout while hold down the area and power consumption, a method to reduce the number of the pre-skewing registers is proposed. The number is reduced to 29% of a conventional pipeline accumulator. The propagation delay versus bias current of the adder circuit with different size transistors is investigated. We analyze the delay by employing the open circuit time constant method. Compared to the simulation results, the maximum error is less than ?8%. A method to optimum the design of the adder based on the propagation delay is discussed. The clock traces for the 32-bit adder are heavily loaded, as there are 40 registers being connected to them. Moreover, the differential clock traces, which are much longer than the critical length, should be treated as transmission lines. Thus a clock distribution method and a termination scheme are proposed to get high quality and low skew clock signals. A multiple p-type termination scheme is proposed to match the transmission line impedance. The 32-bit accumulator was measured to work functionally at 5.3 GHz. |
英文摘要: | |
外单位作者单位: | |
备注: | SCI收录 |
科研产出